Avery Design Systems Unveils DDR4 3DS LRDIMM VIP Solution

TEWKSBURY, Mass. — (BUSINESS WIRE) — June 8, 2015 — Avery Design Systems Inc., an innovator in functional verification productivity solutions, today announced availability of DDR4 3D Stacking (3DS) support for its DDR4 memory chip and LRDIMM Verification IP (VIP) models and compliance testsuites.

DDR-Xactor VIP supports

  • SDRAM memory chip models
  • RDIMM/LRDIMM models including RCD and DB
  • DFI-PHY model
  • Memory controller model including initialization, training, and auto sequencing commands
  • I2C models
  • RDIMM/LRDIMM compliance testsuite
  • Timing and protocol checks
  • Functional coverage on MRS, RCD, DB register configurations, DDR and LRDIMM address accesses, FSM states, and errors
  • DFI and JEDEC protocol analyzer trackers

Models and compliance testsuites are developed 100% in SystemVerilog and UVM.

Memory models support all speed modes and configurations including parameter files for the major SDRAM and RDIMM/LRDIMM vendors including Samsung and Micron. Memory models support a full SDRAM/DIMM user API with many advanced features not included in many “free” models such as

  • Clock jitter
  • Random DQS timing
  • CRC/parity error injection
  • Backdoor access to DDR chip and DIMM memory locations
  • Callbacks and analysis ports for memory access and state transitions

RDIMM/LRDIMM-level verification is performed using the Avery provided plug’n’play testbench and compliance testsuite focusing on RCD and DB functional and overall timing requirements.

SoC/memory controller verification is performed using the Avery DDR chip/DIMM memory models to test memory controller functions such as memory refresh and control modes such as DDR4's PDA and modereg readout.

DDR-Xactor supports the JEDEC SDRAM standards including DDR4, DDR3, and the JEDEC mobile memory standards including LPDDR4 and LPDDR3, and DRAM module standards for RCD and DB. DDR-Xactor also supports the DFI-PHY 3.1 standards.

“DDR4 memory systems are significantly more challenging to get right than in previous generations. Avery is in a position to assist memory controller, PHY, and RDIMM/LRDIMM makers with the robust models, timing and protocol checking, and compliance testsuites for comprehensive functional verification and performance tuning,” says Chilai Huang, president of Avery Design Systems.

About Avery Design Systems

Founded in 1999, Avery Design Systems, Inc. enables system and SOC design teams to achieve dramatic functional verification productivity improvements through the use of formal analysis applications for RT-level and gate-level X verification; robust core-through-chip-level Verification IP for PCI Express, USB, AMBA, UFS, MIPI, DDR/LPDDR, HMC, ONFI/Toggle, NVM Express, SCSI Express, SATA Express, eMMC, SD/SDIO, and CAN FD standards. The company is a member of the Mentor Graphics Value Added Partnership (VAP) program and has established numerous Avery Design VIP partner program affiliations with leading IP suppliers. More information about the company may be found at www.avery-design.com.



Contact:

Avery Design Systems
Chris Browy, 978-851-3627
Email Contact




Review Article Be the first to review this article

Bentley: YII Going DigitalAwards2021

Featured Video
Latest Blog Posts
Alex Carrick, Chief Economist at ConstructConnectThe AEC Lens
by Alex Carrick, Chief Economist at ConstructConnect
Housing Starts Catch Breath in U.S., Go Full Steam Ahead in Canada
Jobs
Architectural Project Designer for SERA Architects, Inc at Oakland, California
Senior Software Developer (Revit API) for Microdesk at Boston, Massachusetts
Entry Level Landscape Architect/Planner for 7Gen Planning at Austin, Texas
Construction Sales Executive for Microdesk at Los Angeles, California
Landscape Project Assist for SERA Architects, Inc at Oakland, California
Senior Highway Engineer for RS&H at Jacksonville, Florida
Upcoming Events
DCW - Digital Construction Week at Excel London United Kingdom - May 19 - 20, 2021
World Architecture Festival at United States - Jun 23 - 25, 2021
ICSD 2021 : 9th International Conference on Sustainable Development, 8 - 9 September Rome, Italy at Roma Eventi, Pontifical Gregorian University Piazza della Pilotta, 4 Rome Rome Italy - Sep 8 - 9, 2021
Kenesto: 30 day trial
Digital Cities
CADalog.com - Countless CAD add-ons, plug-ins and more.



© 2021 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
TechJobsCafe - Technical Jobs and Resumes EDACafe - Electronic Design Automation GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise